Compilation of Data on the Current TEC Analog Electronics

--- J. Paradiso
Oct., 1983
I) Overview

II) TEC Preamplifiers
   A) CE-3  Conventional first-stage preamplifier
   B) CB-4  Conventional second-stage preamplifier
   C) CE-3A All-anode first-stage preamplifier
   D) CB-4A All-anode second-stage preamplifier
   E) CE-3P First-stage preamplifier w. improved PW protection

III) Other Important Circuits
   A) Differential Amplifier
   B) General Purpose Shaping Amplifier
   C) Fast Positive Fan-out

IV) Imported Preamplifiers
   A) Common-base preamplifier
   B) Slow charge-sensitive preamplifier
   C) Fast charge-sensitive preamplifier
I) Overview

In order to avoid chaos and unnecessary entropy increase, all important information on the TEC analog circuitry has been assembled in this writeup. The "conventional" TEC analog system is diagrammed in Fig. (1) on the following page. Section II) of this report sketches the preamplifier models in current use, and Section III) describes additional circuitry needed to shape and process the signals. Each circuit description contains a brief writeup, schematic, and, if pertinent, print layouts and additional diagrams. Component placement is not indicated on the print layouts; one must use an existing prototype or production model for reference.
ELECTRONICS (ANALOG)

PRECISION WIRE

Figure 1
II) TEC Preamplifiers

All designs in use are based upon a common-emitter-w. feedback first stage (CE-3) amplifier cascaded with a common-base second stage (CB-4). The first-stage is kept inside the gas volume of the test chamber and it drives a 100Ω twisted pair approx. 40 cm. to the exterior of the chamber, series terminated into the second-stage input. The second-stage outputs drive 50Ω cables to the counting room for further manipulation. Design details follow....

II-A) CE-3 Conventional first-stage preamplifier

The schematic (Fig. 2) shows the anode (optimized for negative input signals), and PW (optimized for positive input signals) circuits; identical except for the use of NPN transistors in the former, and PNP in the latter. The output currently drives a 100Ω twisted pair to a CB-4 second stage; if a CB-4 is not used, one must DC isolate the termination resistor from the line via a series capacitor. All transistors are SOT-23 µ-chips. This is an inverting, current-sensitive amplifier.

The printed circuit (Fig. 3) contains one anode and two PW circuits.

Specs.

Rise-time: $r_r \approx 3. \text{nsec.}$
Noise: $\approx 2000 \text{ e}^{-} \text{RMS over full bandwith}$
Input Impedance: $Z_{in} = 140\Omega$ (inc. input resistor)
Power Diss.: $P_D = 13 \text{ mW/channel}$
Gain: Anode: $32 \text{ dB} = 5 \text{ mV/}\mu\text{A}$ (Assuming above input impedance)
PW: $29 \text{ dB} = 4 \text{ mV/}\mu\text{A}$
FIRST STAGE PREAMPLIFIER

CE 3

From Chamber

To CB 4

Z_in ≈ 140 Ω
P_0 = 12 mW/channel
II-B) CB-4 Conventional Second-stage amplifier

The schematic (Fig. 4) shows the anode (optimized for positive input signals) and PW (optimized for negative input signals) designs. The CB-4 is intended to be driven by the CE-3 outputs, and it will drive 50Ω cables.

Note: Each amplifier will drive up to ≥ 2 volts in the optimized direction into 50Ω, however the linearity of the cascade degrades after 500 mV of output (ref. writeup by H. Anders et. al.). The TEC is generally run below this limit, but if larger range is desired, a common-emitter-feedback stage (analogous to the first stage) may be a better choice. One could as well consider using a fast monolithic for the second stage; however until technology improves further, it is best to keep the head amplifier (which is performance-critical) discrete.

The printed circuit layout (Fig. 5) contains one anode and two PW circuits.

Specs...

Rise-time: \( \tau_r \leq 3 \) nsec.

Input impedance: \( Z_{\text{in}} = 100\Omega \) (primarily the termination resistor)

Power Diss.: \( P_D = 140 \) mW/channel

Gain: Anode: 13 dB  
     PW: 12 dB

Gain of CE-3/CB-4 cascade (2 mV in CE-3, 320 mV out CB-4):  
Anode: 44 dB = 22 mV/μA  
PW: 40 dB = 15 mV/μA
SECOND STAGE PREAMPLIFIER

CB 4

From
CE 3

To GP
Shaper

NPN = BFR 90/91
PNP = BFQ 23
II-C) CE-3A All-anode first-stage preamplifier

As seen in the schematic (Fig. 6), this circuit is identical to the CE-3 design, except for the print layout (Fig. 7), which contains 3 anode channels (the two PW channels of the CE-3 are replaced). This circuit is intended to drive a CB-4A.
FIRST STAGE PREAMPLIFIER

CE 3A

From Chamber

+V = 6 volts

27Ω

4.7 K

47nF

1.8 pF

Test bus

Anode in

27Ω

10 K

820Ω

Anode out

Twisted pair

To CB 4 A

BFT 25

Zin ~ 140 Ω

P0 = 12 mW/channel
Figure 7

Back side

Component side

POSITIVE
II-D) CB-4A  All-anode second-stage amplifier

As seen in the schematic (Fig. 8), this circuit is identical to the CB-4 design, except for the print layout (Fig. 9), which contains 3 anode channels (the two PW channels of the CB-4 have been replaced). This circuit is intended to be driven by a CE-3A.
SECOND STAGE PREAMPLIFIER

From CE 3A

CB 4A

To GP Shaper

NPN = BFR 90 / 91

PNP = BFQ 23
Figure 9

Component side

Back side

POSITIVE
II-E) CE-3P  First-stage preamplifier with improved PW protection

In order to better protect the PW channels (which seem prone to destructive breakdown), a modification of the CE-3 pickup channels was made, where an anode-type NPN front-end replaced the PW PNP front-ends (which seemed more breakdown-sensitive). This required an additional PNP transistor per PW channel to buffer the NPN output and drive the negative PW output signals down the 100Ω twisted pair. This transistor, however, raises the quiescent power dissipation of the PW channels to approx. 24 mW/channel. The anode circuit remains unaltered. The schematic is given in Fig.10), but no print layout exists, since the modification was handwired onto the CE-3 boards. Due to better performance of the NPN front-end, this circuit yields about 3 dB more gain in the PW channels over the conventional CE-3.
Figure 10

FIRST STAGE PREAMPLIFIER

CE 3P

From Chamber

Test bus
Anode in
Diode

1.8p

4.7 K

47nF

27Ω

+V=6 volts

22Ω

820Ω

10 K

Twisted pair
Anode out

BFT 25

To CB 4

Z_in ~ 140 Ω

From Chamber

BFT 25

Test bus
PW in

1.8p

4.7 K

47nF

27Ω

+V=6 volts

22Ω

820Ω

10 K

Twisted pair
PW out

BFT 92

33 Ω

1 nF

47 Ω

-V=6 volts
III) OTHER IMPORTANT CIRCUITS

III-A) Differential Amplifier

Fig. 11 is a schematic of the circuit used to subtract the two PW signals. The inverting and non-inverting inputs to A1 are balanced via two trimmer potentiometers (accessible at the front panel). Trimmer capacitor T1 is adjusted to null any overshoot at the amplifier output. The amplifier rise-time is under 10 nsecs., and the "1-2" output will drive up to ±1 volt P-P into a 50Ω load.

Figs. 12 and 13 are the PC layout for a quad NIM module.
Figure 12

Component side

NEGATIVE
III-B) General Purpose Shaper

Fig. 14 is a block diagram of the circuit used to shape both anode and PWD (Pickup-Wire Difference) signals. The first stage is a pole/zero differentiation (5-10 nsec) which clips the input signal and attenuates any RC tail from the amplifier response. This is followed by a fixed gain stage to restore the signal amplitude, whereupon another pole/zero ($\tau = 500$ nsec.) is applied to compensate for the slow ion tail. The signal can then be integrated if desired, and the gain and baseline of the output stage can be adjusted to fit any FADC input requirements. A baseline restorer is in DC feedback around the output stage to compensate for any DC shifts. The schematic is given in Fig. 15.

Fig. 16 shows the location of all shaper adjustments on the printed circuit. The differentiation time-constant (TC) of the first stage is adjusted to the point at which the signal begins to be attenuated; the corresponding pole/zero (PZ) constant is adjusted to remove any undershoot (at the 10-20 nsec. level). The second-stage TC and PZ are then adjusted to remove the slow (= 500 nsec.) tail; the TC controls the timing at which the correction has effect (and must be adjusted to "balance" the timing of the signal tail), and the PZ compensates for over/undershoot. There is a slight correlation between first- and second-stage differentiations; the process sketched above should be repeated for optimum shaping.

The integration stage is not currently used (both pots full off {where there is no effect}), but if desired, these pots may be trimmed to "smooth" the signal.

All of the above adjustments should be performed with the gain pot set near minimum. After the signal shape is adjusted, use this pot to bring the signal amplitude up to the desired level.

The DC bias level at the output is adjusted $0 \rightarrow \pm 1$ Volt by the bias pot. The baseline restorer compensation pot should be adjusted to the point at which the shaper output begins to oscillate, and then backed off to a "pinch" after the oscillation ceases. It's always good practice to make this adjustment first (especially if the shaper is oscillating; this is generally why). The hardware strap indicated in Fig. 15 selects a positive or negative bias increment (at present all units are wired positive).

The shaper accepts either polarity input signals up to $\approx 300$ mV P-P (beware of input stage saturation) and the output will drive over $\pm 1$ volt into a 50$\Omega$ load.

The output signal will rise in $\approx 7$ nsec.

Figs. 17 and 18 show the PC layout for a quad NIM module.
Figure 14

GENERAL PURPOSE TEC SHAPER

INPUT

\[ \tau = 5 \pm 10 \text{ nsec.} \]

DIFFERENTIATE POLE / ZERO

CLIP INPUT SIGNAL

\[ \times 20 \]

FIXED GAIN

DIFFERENTIATE POLE / ZERO

\[ \tau = 500 \text{ nsec.} \]

CANCEL TAIL

BIAS-ADJ.

BASELINE-RESTORER

INTEGRATE

FILTER HIGH-FREQUENCY NOISE

OUTPUT BUFFER

\[ +V \]

\[ - \]
III-C) Fast Positive Fan-Out

Fig. 19 shows the schematic for a circuit which is designed to fan out the second-stage anode amplifier (positive) signals. One such input drives two independent non-inverting outputs and two independent inverting outputs. The outputs will drive over 1 volt into a 50Ω load, and rise in under 3 nsec (non-inverting), and 5 nsec (inverting). The circuit drops ≈ 30% in amplitude between input and outputs.

Figs. 20 and 21 show the PC layouts for a quad NIM module. One very useful feature of this circuit is that the same layout can be used to accept either positive or negative input signals. To accept negative inputs, one need only substitute PNP transistors for NPN's (and vice-versa) and reverse the supply voltages.
Figure 19

IN

\[ +12V \]

\[ \downarrow \]

\[ 300 \]

\[ 47n \]

\[ \downarrow \]

\[ 68 \]

\[ \downarrow \]

\[ 2,2k \]

\[ \downarrow \]

\[ -12V \]

\[ \downarrow \]

\[ Q_1 \]

\[ \downarrow \]

\[ +12V \]

\[ \downarrow \]

\[ 300 \]

\[ 47n \]

\[ \downarrow \]

\[ 68 \]

\[ \downarrow \]

\[ 2,2k \]

\[ \downarrow \]

\[ -12V \]

\[ \downarrow \]

\[ Q_2 \]

\[ 22 \]

\[ \downarrow \]

\[ 47n \]

\[ \downarrow \]

\[ 33 \]

\[ \downarrow \]

\[ 68 \]

\[ \downarrow \]

\[ 2,2k \]

\[ \downarrow \]

\[ -12V \]

\[ \downarrow \]

\[ Q_3 \]

\[ 22 \]

\[ \downarrow \]

\[ 47n \]

\[ \downarrow \]

\[ 33 \]

\[ \downarrow \]

\[ 68 \]

\[ \downarrow \]

\[ 2,2k \]

\[ \downarrow \]

\[ -12V \]

\[ \downarrow \]

\[ \text{Fast Positive Fan-Out} \]

\[ \text{Oct., 1983} \]

\[ Q_1, Q_2, Q_3, Q_4 : BFR 91 \]

\[ Q_5, Q_6, Q_7 : BFQ 23 \]

\[ +12V \]

\[ \text{NIM} \]

\[ +6.8\mu \]

\[ \downarrow \]

\[ -12V \]

\[ \text{NIM} \]

\[ +6.8\mu \]

\[ \downarrow \]
Figure 20

Component side

NEGATIVE
IV) IMPORTED AMPLIFIERS

This section presents 3 amplifier designs developed at BNL which prove quite useful in TEC applications.

IV-A) Common-Base Preamplifier

Fig. 22 shows the schematic and Fig. 23 the layout of a fast 2-stage common-base current-sensitive preamplifier. The CE-3/CB-4 cascade supercedes this for our TEC work (the Pole/Zero correction required between the two common-base stages is a nuisance, especially when they are separated by 50 cm. of twisted pair). The circuit is nonetheless a classic, and is in use by the Hofer group at SIN.
Figure 22
Figure 23

Back side

Component side

POSITIVE
IV-B) Slow Charge-Sensitive Preamplifier

Fig. 24 shows the schematic and Fig. 25 the PC layout of a slow (rise-time = 40 nsecs) charge-sensitive amplifier (gain = 6600 e⁻ /mV). This amplifier is used in our tests to monitor gas gain, thus is quite important. One must beware however; the layouts already prepared at ETH are actually backwards, hence the FET connections are convoluted.
Figure 24

ALL TRANSISTORS IN SOCKETS
T₁ - 5FB8558, BF817, 2N4861 (TEXAS INSTR)
T₂ - 2N3906
T₄ - 2N3904
T₆ - 2N4416, OR FAST DIODE WITH Iᵣ < 10⁻⁷ A
DASHED: INPUT CONNECTIONS ON TEFLON STANDOFFS AND SOCKETS.

PIN 4 • KEY SLOT
C₀ = 0 FOR WIDEBAND MEASUREMENTS ON LOW CAPACITANCE ION CHAMBERS

+12F - 000 +12 PIN 10
+12F - 000 - 0 PIN 9
-12F - 000 -12 PIN 8
Figure 25

Back side

Component side

NEGATIVE
IV-C) Fast Charge-Sensitive Preamplifier

Fig. 26 shows the schematic and Fig. 27 the layout of a faster (rise-time = 8 nsec.) charge-sensitive amplifier (gain = 13000 e^-/mV). This circuit is not currently in use, but is nonetheless quite handy. One must again watch the FET connections (as above), since our prints at ETH seem to be reversed.....
Figure 26
Figure 27

Component side

Back side

NEGATIVE